A Multi-Band Delay-Locked LOOP with Fast-Locked and Jitter-Bounded Features

dc.contributor國立臺灣師範大學電機工程學系zh_tw
dc.contributor.authorChien-Hung Kuoen_US
dc.contributor.authorMeng-Feng Linen_US
dc.contributor.authorChien-Hung Chenen_US
dc.date.accessioned2014-10-30T09:28:41Z
dc.date.available2014-10-30T09:28:41Z
dc.date.issued2008-11-05zh_TW
dc.description.abstractIn this paper, a multi-band delay-locked loop with fast-locked and jitter-bounded features is presented. A programmable charging voltage circuit to the loop filter is developed to accelerate the locking of DLL. The shortest lock time of the proposed DLL is six clock cycles from the unlocked state. In the presented DLL, two phase-frequency detectors with a tunable delay cell are used to reduce the output clock jitter. A new DLL-based frequency multiplier with less active devices is also proposed to promote the operating frequency range from 200 MHz to 2 GHz. The presented DLL is implemented in a 0.18 mum 1P6M CMOS process. The core area excluding PADs is 0.34times0.41 mm2. The power consumption of the presented DLL is 31.5 mW at a 1.8 V of supply voltage.en_US
dc.description.urihttp://ieeexplore.ieee.org/stamp/stamp.jsp?tp=&arnumber=4708822zh_TW
dc.identifierntnulib_tp_E0610_02_008zh_TW
dc.identifier.urihttp://rportal.lib.ntnu.edu.tw/handle/20.500.12235/32217
dc.languageenzh_TW
dc.relationIEEE Asian Solid-State Circuits Conference, ASSCC08, Fukuo, pp. 441-444.en_US
dc.titleA Multi-Band Delay-Locked LOOP with Fast-Locked and Jitter-Bounded Featuresen_US

Files

Collections